Verlagslink DOI: 10.1109/ACCESS.2021.3091778
Titel: Hardware implementation of a latency-reduced sphere decoder with SORN preprocessing
Sprache: Englisch
Autorenschaft: Bärthel, Moritz 
Knobbe, Simon 
Rust, Jochen  
Paul, Steffen 
Schlagwörter: digital arithmetic; MIMO; SORN; sphere decoding; Unum
Erscheinungsdatum: 23-Jun-2021
Verlag: IEEE
Zeitschrift oder Schriftenreihe: IEEE access 
Zeitschriftenband: 9
Anfangsseite: 91387
Endseite: 91401
Zusammenfassung: 
Unum type-II based Sets-Of-Real-Numbers (SORN) arithmetic is a recently proposed, promising number representation providing fast and low complex implementations of arithmetic operations at the expense of low resolution. The format can be applied for constraining large optimization problems by means of preprocessing. In this work SORN arithmetic is applied for reducing the latency of a Sphere Decoder by excluding a number of solutions in advance. In particular, a comprehensive hardware implementation is presented, consisting of an adapted Sphere Decoder, as well as SORN and matrix preprocessing. Logic and physical synthesis evaluations show that the mean number of visited nodes within the Sphere Decoder can be reduced by up to 76%, resulting in an overall latency reduction of up to 20%. This improvement comes with an area and energy increase of up to 58% and 83%, respectively, compared to a standard Schnorr-Euchner Sphere Decoder.
URI: http://hdl.handle.net/20.500.12738/14159
ISSN: 2169-3536
Begutachtungsstatus: Diese Version hat ein Peer-Review-Verfahren durchlaufen (Peer Review)
Einrichtung: DSI Aerospace Technologie GmbH 
Dokumenttyp: Zeitschriftenbeitrag
Enthalten in den Sammlungen:Publications without full text

Zur Langanzeige

Seitenansichten

78
checked on 27.11.2024

Google ScholarTM

Prüfe

HAW Katalog

Prüfe

Volltext ergänzen

Feedback zu diesem Datensatz


Diese Ressource wurde unter folgender Copyright-Bestimmung veröffentlicht: Lizenz von Creative Commons Creative Commons