Verlagslink DOI: 10.1109/IDAACS58523.2023.10348654
Titel: FPGA-based Accelerator for FFT-Processing in Edge Computing
Sprache: Englisch
Autorenschaft: Schulz, Peter 
Sleahtitchi, Grigore 
Schlagwörter: FPGA; FFT; Edge Computing; partitial FPGA reconfiguration
Erscheinungsdatum: 21-Dez-2023
Verlag: IEEE
Teil der Schriftenreihe: Proceedings of the The 12th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems: Technology and Applications (IDAACS) : IDAACS'2023 ; The crossing point of Intelligent Data Acquisition & Advanced Computing Systems and East & West Scientists 
Bandangabe: 1
Projekt: FPGA (Field Programmable Gate Array) on the Edge 
Konferenz: IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems 2023 
Zusammenfassung: 
Edge computing bridges the gap between end devices on the Internet of Things (IoT) and central, server-based IT services by accelerating tasks which otherwise could not be executed on the IoT device itself. The Fast Fourier Transformation (FFT) is used as an example for the arithmetic tasks to be supported. To support such specific applications, we envisage a concept for edge computing in which co-processing is implemented using Field Programmable Gate Arrays (FPGAs). This article first describes certain edge computing requirements using the example of moving drones. This involves the case-by-case reconfiguration of the computation hardware and a handover mechanism from one edge node to another. Then follows the description of an FPGA-based FFT accelerator unit and its extension to an FFT co-processor. The development took place under the proviso that, for example, drones can request different co-processors and that the drones can also change the edge node when changing a radio cell, which results in a handover of the co-processor context. Regarding the FPGA part this means that the co-processor is part of a partially reconfigurable environment, and the co-processor must support the handover mechanisms in terms of hardware. Finally, the need for FPGA resources is analyzed, also in comparison with alternative solutions.
URI: http://hdl.handle.net/20.500.12738/15281
ISBN: 979-8-3503-5805-6
979-8-3503-5804-9
979-8-3503-5806-3
Begutachtungsstatus: Diese Version hat ein Peer-Review-Verfahren durchlaufen (Peer Review)
Einrichtung: Fakultät Technik und Informatik 
Department Informations- und Elektrotechnik 
Dokumenttyp: Konferenzveröffentlichung
Sponsor / Fördernde Einrichtung: Hamburg Innovation 
Enthalten in den Sammlungen:Publications without full text

Zur Langanzeige

Seitenansichten

33
checked on 04.07.2024

Google ScholarTM

Prüfe

HAW Katalog

Prüfe

Volltext ergänzen

Feedback zu diesem Datensatz


Alle Ressourcen in diesem Repository sind urheberrechtlich geschützt.